L5988D

## 4 A continuous (more than 5 A pulsed) step-down switching regulator with synchronous rectification

Preliminary Data

## Features

- 4 A output current (more than 5 pulsed)
- Operating input voltage from 2.9 V to 18 V

■ External $1.8 \mathrm{~V} \pm 2 \%$ reference voltage
■ Output voltage from 0.6 to input voltage

- MLCC compatible
- 200 ns ToN

■ Programmable UVLO matches $3.3 \mathrm{~V}, 5 \mathrm{~V}$ and 12 V bus

- F ${ }_{\text {SW }}$ programmable up to 1 MHz

■ Voltage feed-forward

- Zero-load current operation
- Programmable current limit on both switches

■ Programmable sink current capability

- Pre-bias start up capability

■ Thermal shutdown


## Applications

■ Consumer: STB, DVD, LCD TV, VCR, car radio, LCD monitors

- Networking: XDSL, modems, routers and switches
■ Computer and peripherals: printers, audio / graphic cards, optical storage, hard disk drive

■ Industrial: DC-DC modules, factory automation

Figure 1. Test application circuit


## Contents

1 Description ..... 6
2 Pin function ..... 7
3 Maximum ratings ..... 8
4 Electrical characteristics ..... 9
5 Functional description ..... 12
5.1 Multifunction pin ..... 13
5.2 Oscillator and synchronization ..... 15
5.3 External voltage reference ..... 18
5.4 Soft-start ..... 18
5.5 Monitoring and protections ..... 19
5.5.1 Overvoltage ..... 19
5.5.2 Current limiting ..... 21
5.5.3 UVLO ..... 22
5.5.4 Thermal shutdown ..... 23
5.6 Minimum on time ..... 23
5.7 Error amplifier ..... 24
6 Application information ..... 25
6.1 Input capacitor selection ..... 25
6.2 Inductor selection ..... 26
6.3 Output capacitor selection ..... 27
6.4 Compensation network ..... 28
6.4.1 Type III compensation network ..... 29
6.4.2 Type II compensation network ..... 33
6.5 R.M.S. current of the embedded power MOSFETs ..... 36
6.6 Thermal considerations ..... 37
6.7 Layout considerations ..... 40
6.8 Application circuit ..... 42
7 Typical characteristics ..... 45
8 Package mechanical data ..... 48
9 Order codes ..... 50
10 Revision history ..... 51
F/ ..... 3/53

## List of table

Table 1. Pinout description ..... 7
Table 2. Absolute maximum ratings ..... 8
Table 3. Thermal data ..... 8
Table 4. Electrical characteristic ..... 9
Table 5. A/D voltage windows ..... 14
Table 6. UOS voltage biasing ..... 14
Table 7. FSW resistor examples. ..... 16
Table 8. ILIM-ADJ resistor examples ..... 22
Table 10. Input capacitors ..... 26
Table 11. Inductors ..... 27
Table 12. Output capacitors ..... 28
Table 13. Component list application circuit ( $f_{S w}=400 \mathrm{kHz}$ ) ..... 43
Table 14. Component list application circuit ( $\mathrm{f}_{\mathrm{Sw}}=600 \mathrm{kHz}$ ) ..... 44
Table 15. HTSSOP16 mechanical data ..... 48
Table 16. Order codes ..... 50
Table 17. Document revision history ..... 51

## List of figures

Figure 1. Test application circuit ..... 1
Figure 2. Pin connection ..... 7
Figure 3. Voltage mode control loop ..... 12
Figure 4. Internal block diagram ..... 12
Figure 5. Oscillator circuit block diagram ..... 15
Figure 6. Sawtooth: voltage feed forward ..... 16
Figure 7. Sawtooth: synchronization and frequency adjust ..... 16
Figure 8. Input RMS current of two synchronized regulators ..... 17
Figure 9. OVP not latched ..... 19
Figure 10. OVP latched ..... 20
Figure 11. constant current protection at extreme duty cycles ..... 22
Figure 12. minimum TON ..... 23
Figure 13. Type III compensation network ..... 30
Figure 14. Open loop gain: module bode diagram ..... 30
Figure 15. Open loop gain bode diagram with ceramic output capacitor ..... 32
Figure 16. Type II compensation network ..... 33
Figure 17. Open loop gain: module bode diagram ..... 33
Figure 18. Open loop gain bode diagram with high ESR output capacitor ..... 35
Figure 19. Maximum continuos output current vs. duty cycle ..... 36
Figure 20. Switching losses ..... 37
Figure 21. Estimation of the internal power losses $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.2 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}\right)$ ..... 38
Figure 22. Estimation of the internal power losses $\left(\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.2 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}\right)$ ..... 39
Figure 23. Measurement of the thermal impedance of the evaluation board. ..... 40
Figure 24. Top board layout ..... 41
Figure 25. Bottom board layout ..... 42
Figure 26. Demonstration board application circuit ( $f_{S W}=400 \mathrm{kHz}$ ) ..... 42
Figure 27. Demonstration board application circuit ( $\mathrm{f}_{\mathrm{SW}}=600 \mathrm{kHz}$ ) ..... 43
Figure 28. Junction temperature vs. $\mathrm{f}_{\mathrm{SW}}$ at $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$ ..... 45
Figure 29. Junction temperature vs. $\mathrm{f}_{\mathrm{SW}}$ at $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=3.3 \mathrm{~V}$. ..... 45
Figure 30. Junction temperature vs. $\mathrm{f}_{\mathrm{SW}}$ at $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.2 \mathrm{~V}$ ..... 45
Figure 31. Junction temperature vs. $\mathrm{V}_{\text {OUT }}$ at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$ ..... 45
Figure 32. Junction temperature vs. $\mathrm{V}_{\text {OUT }}$ at $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$ ..... 46
Figure 33. Junction temperature vs. $\mathrm{V}_{\mathrm{OUT}}$ at $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$ ..... 46
Figure 34. Efficiency vs. output current at $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$ ..... 46
Figure 35. Efficiency vs. output current at $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$, $\mathrm{f}_{\mathrm{SW}}=250 \mathrm{kHz}$. ..... 46
Figure 36. Efficiency vs. output current ..... 47
Figure 37. Load regulation ..... 47
Figure 38. Line regulation ..... 47
Figure 39. Load transient from 0 to 3 A ..... 47
Figure 40. Soft-start ..... 47
Figure 41. HTSSOP16 mechanical drawing ..... 49

## 1 Description

The L5988D is a monolithic step down power switching regulator able to deliver a continuos output current of 4 A to the load in most of the application conditions limited only by the thermal performance (see Chapter 6.5 for details). The device is able to deliver more than 5 A to the load for a maximum time which is dependent on the thermal impedance of the system and the specific operating conditions (see Chapter 6.6).

The input voltage can range from 2.9 V to 18 V . The device is capable of $100 \%$ duty cycle operation thanks to the embedded high side PMOS switch which doesn't need external bootstrap capacitor to be driven.

The internal switching frequency is adjustable by external resistor and can be set continuously from 100 kHz to 1 MHz . The L5988D can also be synchronized to an external frequency signal driven to the SYNCH pin I/O pin.

The multifunction UOS pin allows to set-up properly the additional embedded features depending on the value of the voltage level.

- U(UVLO): two UVLO thresholds can be selected to match the 3.3 V and 5 V or 12 V input buses
- O (OVP): latched or not latched OVP protection selectable. In latched mode the switching activity is interrupted until an UVLO or INH event happens
- S (SINK): the sink capability is always disabled during soft-start time to support prebiased output voltage. Afterwards the sink capability can be enabled or not depending on the voltage set on the multifunction pin.
During soft-start phase a constant current protection is active to deliver extra current necessary to load the output capacitor. The current limit protection is achieved by sensing the current flowing in both embedded switches to assure an effective protection even at extreme duty cycle operations. Finished the soft-start phase the current protection feature triggers the "HICCUP" mode forcing the soft-start capacitor to be discharged and recharged. The current thresholds of both switches can be adjusted in tracking by using an external resistor to dimension the current protection accordingly to the local application.

The soft-start time is based on a constant current charge of an external capacitor. As a consequence the time can be set accordingly to the value of the output capacitor.
The latest smart power technology BCD6 (Bipolar-CMOS-DMOS version 6) features a low resistance of the embedded switches ( $35 \mathrm{~m} \Omega$ typical for a NMOS, $50 \mathrm{~m} \Omega$ typical for a PMOS), achieving high efficiency levels.

The HTSSOP16 package with exposed pad accomplishes low $\mathrm{R}_{\text {thJA }}\left(40^{\circ} \mathrm{C} / \mathrm{W}\right)$, useful in dissipating power internally generated during high output current / high frequency operations.

## 2 Pin function

Figure 2. Pin connection


Table 1. Pinout description

| N. | Name | Description |
| :---: | :---: | :--- |
| 1,16 | OUT | Regulator output |
| 2,3 | VIN | Unregulated DC input voltage |
| 4 | VCC | Unregulated DC signal input voltage |
| 5 | SS/INH | An external logic signal (active LOW) disables the device. In case the pin is <br> floating the device deliver a constant current (22 $\mu \mathrm{A}$ typ.) to charge the <br> soft-start capacitor (see 5.4) |
| 6 | COMP | Error amplifier output for frequency compensation |
| 8 | ILIM-ADJ | Connecting a pull-up resistor to VREF or a pull-down resistor to GND the <br> internal current limit thresholds can be tuned to match the local application. <br> In case the pin is left floating no changes are applied to the default current <br> limit thresholds |
| 9 | SYNCH | Feedback input. Connecting the output voltage directly to this pin results in <br> a regulation voltage of 600 mV. An external resistive divider is required for <br> higher output voltages |
| 10 | Master/slave synchronization |  |
| 11 | U/O/S | Connecting a pull-up resistor to VREF or a pull-down resistor to GND the <br> internal oscillator frequency will be increased or decreased respectively. In <br> case the pin is left floating the predefined oscillator frequency <br> (400 kHz $\pm$ 10\%) is active |
| Multifunction pin used to program additional features: UVLO thresholds, <br> OVP latched/not latched, SINK enabled/disabled |  |  |
| 12 | VREF | 1.8 V voltage reference |
| 13 | SGND | Signal ground |
| 14,15 | PGND | Power ground |
| 15 |  |  |

## 3 Maximum ratings

Table 2. Absolute maximum ratings

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| VCC | Input voltage | 20 | V |
| VOUT | Output DC voltage | $-0.3^{(1)}$ to VCC | V |
| U/O/S, SS//INH, <br> COMP, SYNCH, <br> Fsw, ILIM-ADJ | Analog pins | -0.3 to 4 | V |
| FB | Feedback voltage | 1.5 | V |
| $\mathrm{P}_{\text {tot }}$ | Power dissipation at $\mathrm{T}_{\mathrm{A}}<60^{\circ} \mathrm{C}$ | 2.25 | W |
| $\mathrm{~T}_{\mathrm{J}}$ | Junction temperature range | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |

1. During the switching activity the negative peak voltage could reach -1.5 V without any damage for the device

Table 3. Thermal data

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {thJA }}$ | Thermal resistance junction to ambient max | $40^{(1)}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1. HTSSOP16 package mounted on ST demonstration board

## 4 Electrical characteristics

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ unless otherwise specified.
Table 4. Electrical characteristic

| Symbol | Parameter | Test condition |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vcc | Operating input voltage range | Vout = 0.6 V; lout = 3 A |  | 2.9 |  | 18 | V |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }} \mathrm{HS}$ | High side MOSFET on resistance | Vcc=4.0 V; lout=1.0 A |  | 76 | 83 | 90 | $\mathrm{m} \Omega$ |
|  |  |  | (1) | 111 | 120 | 132 | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\mathrm{DS} \text { (on) }} \mathrm{LS}$ | Low side MOSFET on resistance | $\mathrm{Vcc}=4.0 \mathrm{~V}$; lout=1.0 A |  | 61 | 65 | 70 | $\mathrm{m} \Omega$ |
|  |  |  | (1) | 92 | 100 | 106 | $\mathrm{m} \Omega$ |
| $I_{\text {L HIGH SIDE }}$ | Maximum peak limiting current | $\mathrm{I}_{\text {LIM }}$-ADJ $=$ float |  | 3.6 | 4 | 4.4 | A |
| IL Low SIDE | Maximum valley limiting current | ILIM-ADJ $=$ float |  | 4.14 | 4.6 | 5.06 | A |
| $\mathrm{f}_{\text {SW }}$ | Switching frequency | FSW = floating |  | 360 | 400 | 440 | kHz |
| $\mathrm{f}_{\text {SW ADJ }}$ | adjusted switching frequency | $\mathrm{R}_{\text {FSW PULL DWN }}=27 \mathrm{k} \Omega$ |  |  | 1000 |  | kHz |
| D | Duty cycle |  |  | 0 |  | 100 | \% |
| Selectable under voltage lock-out (UVLO) |  |  |  |  |  |  |  |
| 3.3 V BUS | Turn ON Vcc threshold |  |  |  | 2.7 | 2.8 | V |
|  | Turn OFF Vcc threshold |  |  | 2.5 | 2.6 |  | V |
| 12 V BUS | Turn ON Vcc threshold |  |  |  | 8 | 8.5 | V |
|  | Turn OFF Vcc threshold |  |  | 6.8 | 7 |  | V |
| DC characteristic |  |  |  |  |  |  |  |
| Iss | Soft-start current | $\mathrm{V}_{\text {SS/INH }}=2 \mathrm{~V}$ |  |  | 22 |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{SS} / \mathrm{NH}}=0$ |  |  | 5 |  | $\mu \mathrm{A}$ |
| INH | Device ON level |  |  | 0.8 |  |  | V |
|  | Device OFF level |  |  |  |  | 0.3 | V |
| $\mathrm{I}_{\mathrm{q}}$ | Quiescent current | $\begin{aligned} & \text { Duty Cycle = 0; } \\ & \mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V} \end{aligned}$ |  |  |  | 3 | mA |
| $\mathrm{I}_{\text {q st-by }}$ | Total stand-by quiescent current |  |  |  |  | 35 | $\mu \mathrm{A}$ |

Dynamic characteristic (see figure 1)

| VFB | Voltage feedback | $2.9 \mathrm{~V}<\mathrm{VCC}<18 \mathrm{~V}$ |  | 0.595 | 0.6 | 0.605 | V |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  | $(1)$ | 0.592 | 0.6 | 0.609 |  |

Table 4. Electrical characteristic (continued)

| Symbol | Parameter | Test condition |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Error amplifier |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High level output voltage | $\mathrm{V}_{\mathrm{FB}}=0.2 \mathrm{~V}$; SS floating |  | 3.1 |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low level output voltage | $\mathrm{V}_{\mathrm{FB}}=1.0 \mathrm{~V}$ |  |  |  | 0.1 | V |
| I O Source | Source output current | $\mathrm{V}_{\mathrm{FB}}=0.2 \mathrm{~V}$ |  |  | 25 |  | mA |
| lo SRCE LIM | Source current limitation | $\mathrm{V}_{\mathrm{FB}}=0.2 \mathrm{~V}$ |  |  | 5 |  | mA |
| lo SINK | Sink output current | $\mathrm{V}_{\mathrm{FB}}=1.0 \mathrm{~V}$ |  |  | 40 |  | mA |
| $\mathrm{A}_{\mathrm{V} 0}$ | DC open loop gain |  | (2) |  | 100 |  | dB |

Sync function

| High input voltage |  | 2.9 |  | 4.0 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Low input voltage |  |  |  | 0.74 | V |
| Slave sink current | $\begin{aligned} & \mathrm{V}_{\mathrm{SYNC}}=3.3 \mathrm{~V} \text {; } \\ & \mathrm{FSW}=\text { float } \end{aligned}$ |  | 1 |  | mA |
| Master output amplitude | $I_{\text {SOURCE }}=200 \mu \mathrm{~A}$ | 2.8 |  |  | V |
| Output pulse width | SYNCH = floating |  | 100 |  | ns |
| Input pulse width |  |  | 70 |  | ns |

## Reference section

| $\mathrm{V}_{\text {REF }}$ | Reference voltage | Vcc $=2.9 \mathrm{~V}$ to 18 V |  | 1.756 | 1.8 | 1.837 | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $(1)$ | 1.754 | 1.8 | 1.852 | V |
|  | Line regulation | Vcc $=2.9 \mathrm{~V}$ to 18 V <br> $\mathrm{I}_{\text {REF }}=0 \mathrm{~mA}$ |  |  | 6 | 12 | mV |
|  | Load regulation | $\mathrm{I}_{\text {REF }}=0$ to 5 mA |  |  | 7.5 | 15 | mV |
|  | Short circuit current |  |  | 12 | 18 | 24 | mA |

## Protections

|  | Overvoltage trip <br> $\left(V_{\mathrm{FB}} / 0.6\right.$ internal ref. $)$ | $\mathrm{V}_{\mathrm{FB}}$ rising |  | 17.5 | 20 | 22.5 | $\%$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Bus thresholds

| TH1 | - UVLO 3.3 V bus <br> - - OVP not latched <br> - - No sink |  | (3) | 0 |  | 0.2 | V |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| TH2 | - UVLO 3.3 V bus <br> - - OVP not latched <br> - - Sink |  | (3) | 0.26 | 0.425 | V |  |
| TH3 | - UVLO 3.3 V bus <br> - - OVP latched <br> - - No sink |  | (3) | 0.48 |  | 0.65 | V |

Table 4. Electrical characteristic (continued)

| Symbol | Parameter | Test condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TH4 | - UVLO 3.3 V bus <br> - OVP latched <br> - Sink | (3) | 0.71 |  | 0.875 | V |
| TH5 | - UVLO 12 V bus <br> - OVP not latched <br> - No sink | (3) | 0.93 |  | 1.085 | V |
| TH6 | - UVLO 12 V bus <br> - OVP not latched <br> - Sink | (3) | 1.16 |  | 1.31 | V |
| TH7 | - UVLO 12 V bus <br> - OVP latched <br> - No sink | (3) | 1.385 |  | 1.525 | V |
| TH8 | - UVLO 12 V bus <br> - OVP latched <br> - Sink | (3) | 1.615 |  | VREF | V |

1. Specification over the junction temperature range $\left(T_{J}\right)$ of -40 to $+125^{\circ} \mathrm{C}$ are guaranteed by design, characterization and statistical correlation
2. Guaranteed by design
3. $V_{C C}=4 \mathrm{~V}$

## 5 Functional description

The L5988D is based on a voltage mode control loop. Therefore the duty ratio of the internal switch is obtained through a comparison between a saw-tooth waveform (generated by an oscillator) and the output voltage of the error amplifier as shown in Figure 3. The advantage of this technique is the very short conduction time of the power elements thanks to the proper operation of the control loop without a precise current sense, which instead is required in current mode regulators. Thanks to this architecture the L5988D supports extremely low conversion ratio ( $\mathrm{D}=\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{IN}}$ ) even at very high switching frequency (up to 1 MHz ).

Figure 3. Voltage mode control loop


The main internal blocks are represented in Figure 4.
Figure 4. Internal block diagram


Below follows a brief description of the main blocks:

- A voltage pre-regulator supplies the internal circuitry. The external 1.8 V voltage reference is supplied by this regulator.
- A voltage monitor circuit that checks the input and internal voltages
- A fully integrated sawtooth oscillator whose frequency is $400 \mathrm{kHz} \pm 10 \%$ when the Fsw pin is floating. Its frequency can be increased/decreased connecting a proper resistor to GND or VREF
- The internal current limitation circuitry monitors the current flowing in both embedded switches to guarantee an effective protection even in extreme duty cycle conditions
- The over voltage protection (OVP) monitors the feedback voltage. If the voltage of this pin overcomes the $20 \%$ of the internal reference value ( $600 \mathrm{mV} \pm 1 \%$ ) it will force the conduction of the low side switch until the overshoot is present
- A voltage mode amplifier. The inverting input and the output are externally available for compensation
- A pulse width modulator (PWM) comparator and the relative logic to drive the embedded switches
- The soft-start circuit charges an external capacitor with a constant current equal to $20 \mu \mathrm{~A}$ (typ.). The soft-start feature is realized clamping the output of the error amplifier until the voltage across the capacitor is below 2.7 V
- The circuitry acting on the SYNCH pin provides external signal reference to slave devices when the regulator works as a master or accept the synchronization from an external reference source
- The circuitry related to the UOS multifunction pin is composed of a 3 bit A/D converter and the decoding logic. It recognizes eight different voltage windows of a VREF voltage magnitude for selecting additional features.
- An inhibit block for stand-by operation
- A circuit to realize the thermal protection function


### 5.1 Multifunction pin

The UOS pin is used to configure the device additional features accordingly to the voltage bias imposed through VREF voltage partitioning.

The selectable options are:

- UVLO level: two pre-defined the under voltage lock out thresholds can be selected to match the 3.3 V and 5 V or 12 V power bus
- SINK capability: this feature is always disabled during the soft-start period to be compatible with pre-biased output voltages. After the soft-start phase, the synchronous rectification can be enabled or not depending on the status of the UOS pin. Anyway, in case an overvoltage is detected, the sink capability is always enabled to bring the FB back to regulation as fast as possible
- OVP management: in case the latched mode is selected and an overvoltage event recurs, the switching activity will be suspended until VCC is reapplied or the SS//INH pin is toggled. Otherwise when the overvoltage transient is ended the regulator will work accordingly to the load request without regulation discontinuity
The circuitry related to the UOS multifunction pin is composed of a 3 bit A/D converter and the decoding logic. Table 5 shows the internal thresholds of each voltage window
composing the VREF magnitude. The voltage biasing of the multifunction can be set accordingly to table Table 6.

Table 5. A/D voltage windows

|  | UVLO | OVP | SINK |
| :---: | :---: | :---: | :---: |
| $\begin{array}{r} 1.8 \mathrm{~V} \\ 1.575 \mathrm{~V} \\ 1.35 \mathrm{~V} \\ 1.125 \mathrm{~V} \\ 0.9 \mathrm{~V} \\ 0.675 \mathrm{~V} \\ 0.45 \mathrm{~V} \\ 0.225 \mathrm{~V} \\ 0 \mathrm{~V} \end{array}$ |  |  |  |
|  | 12 V BUS | LATCH | SINK |
|  | 12 V BUS | LATCH | NO SINK |
|  | 12 V BUS | NO LATCH | SINK |
|  | 12 V BUS | NO LATCH | NO SINK |
|  | 3.3 V BUS | LATCH | SINK |
|  | 3.3 V BUS | LATCH | NO SINK |
|  | 3.3 V BUS | NO LATCH | SINK |
|  | 3.3 V BUS | NO LATCH | NO SINK |
|  |  |  |  |

Table 6. UOS voltage biasing

| $\mathbf{R 1}(\mathbf{k} \Omega)$ | $\mathbf{R 2}(\mathbf{k} \Omega)$ | $\mathbf{V}_{\text {Ous }}(\mathbf{V})$ | UVLO | OVP | SINK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | N.C. | 1.8 | 12 V BUS | LATCH | SINK |
| 0.68 | 2.7 | 1.438 | 12 V BUS | LATCH | NO SINK |
| 1.2 | 2.7 | 1.246 | 12 V BUS | NO LATCH | SINK |
| 2 | 2.7 | 1.034 | 12 V BUS | NO LATCH | NO SINK |
| 3.3 | 2.7 | 0.810 | 3.3 V BUS | LATCH | SINK |
| 6.2 | 2.7 | 0.546 | 3.3 V BUS | LATCH | NO SINK |
| 11 | 2.7 | 0.355 | 3.3 V BUS | NO LATCH | SINK |
| N.C. | 0 | 0 | 3.3 V BUS | NO LATCH | NO SINK |

### 5.2 Oscillator and synchronization

The generation of the internal saw-tooth waveform is based on the constant current charge / discharge of an internal capacitor. The current generator is designed to get a switching frequency of $400 \mathrm{kHz} \pm 10 \%$ in case the FSW pin is left floating.
The current mirror connected to FSW (see Figure 5.) pin acts increasing / decreasing the value of the internal charging current to adjust the oscillator frequency. Since the internal circuitry forces the FSW voltage bias at 1.235 V , the user can easily source / sink current in this pin connecting a pull up resistor to VREF or a pull down to GND respectively.

Figure 5. Oscillator circuit block diagram


The value of the pull up resistor versus VREF to decrease the oscillator frequency follows the formula:

$$
\mathrm{R}_{1}(\mathrm{~K} \Omega)=\frac{18 \cdot 10^{3}}{\mathrm{~F}_{\mathrm{SW}}(\mathrm{KHz})-400}-2.1
$$

In the same way to increase the switching frequency the pull down resistor is selected using the formula:

$$
\mathrm{R}_{2}(\mathrm{~K} \Omega)=\frac{8.5 \cdot 10^{3}}{400-\mathrm{F}_{\mathrm{SW}}(\mathrm{KHz})}+0.95
$$

Table 10 shows some resistor values to adjust the oscillator frequency

Table 7. FSW resistor examples

| $\mathbf{R 1}(\mathbf{k} \Omega)$ | $\mathbf{f}_{\mathbf{S W}} \mathbf{( k H z )}$ | $\mathbf{R 2} \mathbf{( k \Omega})$ | $\mathbf{f}_{\mathbf{S W}} \mathbf{( k H z )}$ |
| :---: | :---: | :---: | :---: |
| 43 | 198 | 360 | 450 |
| 47 | 215 | 180 | 499 |
| 56 | 245 | 120 | 548 |
| 62 | 261 | 91 | 594 |
| 82 | 295 | 56 | 711 |
| 110 | 322 | 43 | 801 |
| 150 | 343 | 33 | 915 |
| 220 | 361 | 27 | 1022 |

To improve the line transient performance, the voltage feed forward is implemented by changing the slope of the sawtooth according to the input voltage change (see Figure 6 a).

Figure 6. Sawtooth: voltage feed forward


The slope of the sawtooth does not change if the oscillator frequency is increased by an external signal or adjusted by the external resistor (see Figure 7). As a consequence the gain of the PWM stage is a function of the switching frequency and its contribution must be taken in account when performing the calculations of the compensation network (see Chapter 6.4.1 and Chapter 6.4.2).

Figure 7. Sawtooth: synchronization and frequency adjust


Beating frequency noise is an issue when more than one voltage rail is on the same board. A simple way to avoid this problem is to operate all the regulators at the same switching frequency. The synchronization feature of a set of L5988D is simply get connecting together their SYNCH pin. The device with highest switching frequency will be the MASTER and provides the synchronization signal to the others. Therefore the SYNCH is a I/O pin to deliver or recognize a frequency signal.
In order to minimize the RMS current flowing through the input filter, the L5988D provides a phase shift of $180^{\circ}$ between the master and the SLAVES. In cases where more than two devices are synchronized, all slaves will have a common $180^{\circ}$ phase shift with respect to the master.

In case the synchronized set shares a switching frequency different to the nominal 400 kHz , it is suggested to provide the proper FSW resistor to each device. In this way all the devices will have a common peak amplitude of the internal sawtooth signal so the same oscillator gain in the open loop gain transfer function. In this way the same compensation network is valid for all the devices.

Taking in account the case of two synchronized L5988D regulating the same output voltage, the RMS current in the input filter will be optimized and will observe the following formula:

$$
I_{\mathrm{RMS}}= \begin{cases}\frac{\mathrm{I}_{\mathrm{OUT}}}{2} \cdot \sqrt{2 \mathrm{D} \cdot(1-2 \mathrm{D})} & \text { if } \mathrm{D}<0.5 \\ \frac{\mathrm{I}_{\mathrm{OUT}}}{2} \cdot \sqrt{(2 \mathrm{D}-1) \cdot(2-2 \mathrm{D})} & \text { if } \mathrm{D}>0.5\end{cases}
$$

Multiple regulators can be also synchronized to an external frequency signal fed to the SYNCH pin. In this case the set is phased to the reference and all the devices will work with $0^{\circ}$ phase shift.
The graphical representation of the input RMS current of the input filter in the case of two devices with $0^{\circ}$ phase shift (synchronized to an external signal) or $180^{\circ}$ phase shift (synchronized connecting their SYNCH pins) regulating the same output voltage is provided in Figure 8. To dimension the proper input capacitor please refer to Chapter 6.1

Figure 8. Input RMS current of two synchronized regulators


### 5.3 External voltage reference

An external 1.8 V regulated voltage is provided. This reference is useful to set the voltage at the multifunction pin (see 5.1) or to source current to ILIM-ADJ and FSW pins (see and 5.5.2). The typical current capability is 4 mA .

### 5.4 Soft-start

When VCC is above the selected UVLO threshold the start-up phase takes place. At startup, a voltage ramp is generated charging the external capacitor $\mathrm{C}_{S S}$ with an internal current generator. The device is in inhibit mode as long as SS/INH pin is below the INH threshold.

The L5988D implements the soft-start phase by clamping the output of the error amplifier and, being based on a voltage mode control, the duty cycle. In fact the comparison between the output of the error amplifier and the internal saw tooth waveform generates the duty cycle needed to keep the output voltage in regulation.
Two different current sources charge the external capacitor depending on the pin voltage in order to reduce the power consumption in INH mode.

$$
I_{S S}= \begin{cases}I_{\mathrm{SS} 1}=5 \mu \mathrm{~A} & 0<\mathrm{V}_{\mathrm{SS} / \mathrm{NH}}<1 \\ \mathrm{I}_{\mathrm{SS} 2}=22 \mu \mathrm{~A} & 1<\mathrm{V}_{\mathrm{SS} / \mathrm{NH}}<2.9\end{cases}
$$

The equation for the soft-start time is:

$$
\mathrm{T}_{\mathrm{SS}}=\Delta \mathrm{T}_{1}+\Delta \mathrm{T}_{2}=\frac{\mathrm{C}_{\mathrm{SS}}}{\mathrm{I}_{\mathrm{SS} 1}} \times(1-0)+\frac{\mathrm{C}_{\mathrm{SS}}}{\mathrm{I}_{\mathrm{SS} 2}} \times(2.9-1)
$$

Considering $\mathrm{I}_{\mathrm{SS} 2} \mathrm{I}_{\mathrm{SS} 1}=22 / 5=4.4$, the proper soft-start capacitor is simply calculated as follows:

$$
\mathrm{C}(\mathrm{nF})=\mathrm{Tss}(\mathrm{mS}) \times 3.5
$$

During the soft-start phase ( $\mathrm{V}_{\mathrm{SS}}<2.9 \mathrm{~V}$ ):

- the sink capability is always disabled (independently from the multifunction pin settings) to be compatible with pre-biased output voltage
- in case the overcurrent limit is detected, a constant current protection is provided in order to deliver extra current for charging the output capacitor (see 5.5.2 for description of current protection management).

During normal operation the $\mathrm{C}_{S S}$ is discharged with a constant current of $22 \mu \mathrm{~A}$ (typ.) only if:

- HICCUP mode is triggered (see 5.5.2)
- the input voltage goes below the UVLO threshold (see 5.5.3)
- the internal temperature is over $150^{\circ} \mathrm{C}$ (see 5.5.4)

A new SS cycle will start when the $\mathrm{V}_{\text {SS }}$ drops below the INH threshold.
New high performance ICs often require more than one supply voltage. Most of these applications require well defined start-up sequencing, in order to avoid potential damage and latch-up of the processing core. Sharing the same soft-start capacitor for a set of regulators, the output voltages increase with the same slew rate implementing a "simultaneous start-up" sequencing method.

### 5.5 Monitoring and protections

### 5.5.1 Overvoltage

The device provides the overvoltage protection monitoring the output voltage through the FB pin. If the voltage sensed on FB pin reaches a value $20 \%$ (typ.) greater than the reference of the error amplifier, the low-side MOSFET is turned on to discharge as fast as possible the output capacitor. It is possible to set two different behaviors in case of OVP:

- In case the OVP latched mode is active (see 5.1), the internal oscillator is suspended and the low side switch will be kept on until the input voltage goes below the selected UVLO threshold or the SS/INH pin is forced below the INH threshold.
- In case of NOT latched OVP mode is active, the low side MOS is forced ON until the feedback voltage is higher than the OVP threshold ( $20 \%$ greater than the reference of the error amplifier).

Figure 9. OVP not latched


Figure 10. OVP latched


### 5.5.2 Current limiting

The current limiting feature acts in different ways depending on the operative conditions.

- In case an overcurrent detection happens after the soft-start phase, the internal logic will trigger the "HICCUP" mode. Both switches are turned off and the soft-start capacitor is discharged with a constant current of $22 \mu \mathrm{~A}$ (typ.). When the SS/INH voltage drops below the INH threshold a new SS cycle will start.
- During the soft-start phase the overcurrent information is used to provide a constant current protection. In this way additional current is available to charge the output capacitor during power up.
The most common way is to sense the current flowing through the power MOSFETs. However, due to the noise created by the switching activity of the power MOSFETs, the current sense is disabled during the initial phase of the conduction time. This avoids an erroneous detection of a fault condition. This interval is generally known as "masking time" or "blanking time". For this reason, the current cannot be sensed through the high-side MOSFET in the case of extremely low duty cycles, nor through the low-side MOSFET in the case of very high duty cycles.

The L5988D assures the effective protection sensing the current flowing in both embedded switches. The protection achieved by sensing the current in the high-side MOSFET is called "peak overcurrent protection", while the protection achieved by sensing the current in the low-side MOSFET is called "valley overcurrent protection". When the current limit is reached during normal operation, the so called HICCUP mode is triggered, and the soft-start cap is discharged and recharged. However, during the start-up phase, additional current is required to charge the output capacitor. This could continuously trigger the HICCUP intervention preventing the system from reaching a steady working condition. For this reason the HICCUP feature is disabled during the start-up phase and a constant current mode is active to charge the output capacitor. In this case, when the peak current limit is triggered after a conduction time equal to the "masking time", the high-side MOSFET is turned off and the low side MOSFET is kept on until the flowing current goes below the "valley" current limit. If necessary, some switching pulses are skipped, as illustrated in Figure 11. Thus, the combination of the "peak" and "valley" current limits assure the effectiveness of the overcurrent protection even in extreme duty cycle conditions. The current threshold of the low side is designed higher than the high side one to guarantee the proper protection.

The constant current mode during the soft-start phase limits the maximum current up to:

$$
I_{\text {MAX }}=I_{\text {VALLEY_TH }}+\frac{V_{\text {IN }}-V_{\text {OUT }}}{L} \cdot T_{\text {MASK }}
$$

The overcurrent limit protection is adjustable (higher or lower than the nominal value) through an external resistor. To guarantee effective protection, both thresholds (valley and peak) are in tracking.
The typical active thresholds in case of ILIM-ADJ pin left floating are $\mathrm{I}_{\text {PEAK_TH }}=4.0 \mathrm{~A}$, $I_{\text {VALLEY_TH }}=4.7 \mathrm{~A}$. The dimensioning of the pull up resistor versus VREF to decrease the peak (and valley) thresholds follows the formula:

In the same way the pull down resistor is selected using the following formula to increase the maximum current thresholds:

$$
\begin{aligned}
& \mathrm{R}_{9}(\Omega)=\frac{1.2 \cdot 10^{5}}{4.0-\mathrm{I}_{\text {PEAK_TH }}} \\
& \mathrm{R}_{3}(\Omega)=\frac{2 . \dot{7} 06 \cdot 10^{5}}{\mathrm{I}_{\text {PEAK_TH }}-4.0}
\end{aligned}
$$

Figure 11. constant current protection at extreme duty cycles


Table 8 shows some resistor values to adjust the current limits
Table 8. ILIM-ADJ resistor examples

| $\mathbf{R 9}(\mathbf{k} \Omega)$ | $\mathbf{I}_{\text {LIM PEAK }}(\mathbf{A})$ | $\mathbf{I}_{\text {LIM VALLEY }}(\mathbf{A})$ | $\mathbf{R 3}(\mathbf{k} \Omega)$ | $\mathbf{I}_{\text {LIM PEAK }}(\mathbf{A})$ | $\mathbf{I}_{\text {LIM VALLEY }}(\mathbf{A})$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 43 | 1.24 | 1.62 | 1500 | 4.2 | 4.75 |
| 47 | 1.47 | 1.87 | 750 | 4.38 | 4.95 |
| 56 | 1.88 | 2.31 | 470 | 4.6 | 5.18 |
| 68 | 2.26 | 2.71 | 330 | 4.8 | 5.42 |
| 91 | 2.71 | 3.18 | 270 | 5.0 | 5.62 |
| 120 | 3.03 | 3.52 | 220 | 5.20 | 5.82 |
| 200 | 3.43 | 3.94 | 180 | 5.50 | 6.12 |
| 560 | 3.81 | 4.35 | 160 | 5.70 | 6.30 |

### 5.5.3 UVLO

The under-voltage-lock-out (UVLO) is adjustable by the multifunction pin (see 5.1). It is possible to set two different thresholds:
■ 2.9 V for 3.3 V BUS

- 8 V for 12 V BUS


### 5.5.4 Thermal shutdown

When the junction temperature reaches $150^{\circ} \mathrm{C}$ the device enters in thermal shutdown. Both MOSFETs are turned off and the soft-start capacitor is discharged with a current of $22 \mu \mathrm{~A}$. The device doesn't restart until the junction temperature goes down to $120^{\circ} \mathrm{C}$.

### 5.6 Minimum on time

The L5988D is based on a voltage mode control loop. The advantage of this technique is the very short conduction time of the power elements thanks to the proper functioning of the control loop without a current sense (that is challenging with low conduction times), which instead is required in current mode regulators. The optimized architecture, the design solutions and the high performance fabrication technique allow power elements to achieve extremely short conduction times. This allows very high switching frequency operation even in very low duty cycle applications. Figure 12 shows how the L5988D can easily manage a minimum conduction time of 200ns. Moreover, thanks to the embedded P-MOS used for the high-side, no bootstrap capacitor is required. This means that the device is able to manage a duty cycle of $100 \%$.

Figure 12. minimum $\mathrm{T}_{\mathrm{ON}}$


### 5.7 Error amplifier

The error amplifier ( $\mathrm{E} / \mathrm{A}$ ) provides the error signal to be compared with the sawtooth to perform the pulse width modulation. Its non-inverting input is internally connected to a 0.6 V voltage reference, while its inverting input (FB) and output (COMP) are externally available for feedback and frequency compensation. In this device the error amplifier is a voltage mode operational amplifier so with high DC gain and low output impedance.

The uncompensated error amplifier characteristics are the following:

Table 9. Uncompensated error amplifier

| Low frequency gain | 100 dB |
| :---: | :---: |
| GBWP | 4.5 MHz |
| Slew rate | $7 \mathrm{~V} / \mu \mathrm{s}$ |
| Output voltage swing | 0 to 3.3 V |
| Maximum source/sink current | $25 \mathrm{~mA} / 40 \mathrm{~mA}$ |

In continuos conduction mode (CCM), the transfer function of the power section has two poles due to the LC filter and one zero due to the ESR of the output capacitor. Different kinds of compensation networks can be used depending on the ESR value of the output capacitor. In case the zero introduced by the output capacitor helps to compensate the double pole of the LC filter a type II compensation network can be used. Otherwise, a type III compensation network has to be used (see Chapter 6.4 for details about the compensation network selection).

Anyway the methodology to compensate the loop is to introduce zeros to obtain a safe phase margin.

## 6 Application information

### 6.1 Input capacitor selection

The capacitor connected to the input has to be capable to support the maximum input operating voltage and the maximum RMS input current required by the device. The input capacitor is subject to a pulsed current, the RMS value of which is dissipated over its ESR, affecting the overall system efficiency.
So the input capacitor must have a RMS current rating higher than the maximum RMS input current and an ESR value compliant with the expected efficiency.

The maximum RMS input current flowing through the capacitor can be calculated as:

$$
I_{R M S}=I_{O} \cdot \sqrt{D-\frac{2 \cdot D^{2}}{\eta}+\frac{D^{2}}{\eta^{2}}}
$$

Where lo is the maximum DC output current, $D$ is the duty cycles, $\eta$ is the efficiency. This function has a maximum at $D=0.5$ and, considering $\eta=1$, it is equal to $\mathrm{lo} / 2$.

In a specific application the range of possible duty cycles has to be considered in order to find out the maximum RMS input current. The maximum and minimum duty cycles can be calculated as:

$$
\mathrm{D}_{\mathrm{MAX}}=\frac{\mathrm{V}_{\mathrm{OUT}}+\Delta \mathrm{V}_{\text {LOW_SIDE }}}{\mathrm{V}_{\text {INMIN }}+\Delta \mathrm{V}_{\text {LOW_SIDE }}-\Delta \mathrm{V}_{\text {HIGH_SIDE }}}
$$

and

$$
\mathrm{D}_{\mathrm{MIN}}=\frac{\mathrm{V}_{\text {OUT }}+\Delta \mathrm{V}_{\text {LOW_SIDE }}}{\mathrm{V}_{\text {INMAX }}+\Delta \mathrm{V}_{\text {LOW_SIDE }}-\Delta \mathrm{V}_{\text {HIGH_SIDE }}}
$$

Where $\Delta \mathrm{V}_{\text {HIGH_SIDE }}$ and $\Delta \mathrm{V}_{\text {LOW_SIDE }}$ are the voltage drops across the embedded switches. The peak to peak voltage across the input filter can be calculated as:

$$
V_{P P}=\frac{I_{O}}{C_{I N} \cdot f_{S W}} \cdot\left[\left(1-\frac{D}{\eta}\right) \cdot D+\frac{D}{\eta} \cdot(1-D)\right]+E S R \cdot I_{O}
$$

Given a physical dimension, ceramic capacitors can met well the requirements of the input filter substaining an higher input current than electrolytic / tantalum types. In this case the equation of $\mathrm{C}_{\mathrm{IN}}$ as a function of the target $\mathrm{V}_{\mathrm{PP}}$ can be written as follows:

$$
C_{I N}=\frac{I_{O}}{V_{P P} \cdot f_{S W}} \cdot\left[\left(1-\frac{D}{\eta}\right) \cdot D+\frac{D}{\eta} \cdot(1-D)\right]
$$

Considering $\eta=1$ this function has its maximum in $D=0.5$ :

$$
\mathrm{C}_{\mathrm{IN} \mathrm{\_MIN}}=\frac{\mathrm{I}_{\mathrm{O}}}{2 \cdot \mathrm{~V}_{\mathrm{PP} \_M A X} \cdot f_{\mathrm{SW}}}
$$

Typically $\mathrm{C}_{\mathrm{IN}}$ is dimensioned to keep the maximum peak-peak voltage across the input filter in the order of $1 \% \mathrm{~V}_{\text {IN_MAX }}$

Table 10. Input capacitors

| Manufacture | Series | Cap value $(\mu \mathbf{F})$ | Rated voltage (V) |
| :---: | :---: | :---: | :---: |
| MURATA | GRM31 | 10 | 25 |
|  | GRM55 | 10 | 25 |
| TDK | C3225 | 10 | 25 |

### 6.2 Inductor selection

The inductance value fixes the current ripple flowing through the output capacitor. So the minimum inductance value in order to have the expected current ripple has to be selected. The rule to fix the current ripple value is to have a ripple at $20 \%-40 \%$ of the output current. The inductance value can be calculated by the following equation:

$$
\Delta \mathrm{I}_{\mathrm{L}}=\frac{\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~L}} \cdot \mathrm{~T}_{\mathrm{ON}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~L}} \cdot \mathrm{~T}_{\mathrm{OFF}}
$$

Where $T_{\text {ON }}$ and $T_{\text {OFF }}$ are the on and off time of the internal power switch. The maximum current ripple, at fixed Vout, is obtained at maximum $\mathrm{T}_{\mathrm{OFF}}$ that is at minimum duty cycle (see previous section to calculate minimum duty). So fixing $\Delta \mathrm{I}_{\mathrm{L}}=20 \%$ to $40 \%$ of the maximum output current, the minimum inductance value can be calculated:

$$
\mathrm{L}_{\mathrm{MIN}}=\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{F}}}{\Delta \mathrm{I}_{\mathrm{MAX}}} \cdot \frac{1-\mathrm{D}_{\mathrm{MIN}}}{\mathrm{~F}_{\mathrm{SW}}}
$$

where $F_{\text {SW }}$ is the switching frequency $1 /\left(T_{O N}+T_{\text {OFF }}\right)$.
For example for $\mathrm{V}_{\mathrm{OUT}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=4 \mathrm{~A}$ and $\mathrm{F}_{\mathrm{SW}}=400 \mathrm{kHz}$ the minimum inductance value to have $\Delta \mathrm{I}_{\mathrm{L}}=30 \%$ of $\mathrm{I}_{\mathrm{O}}$ is about $4.7 \mu \mathrm{H}$.

The peak current through the inductor is given by:

$$
\mathrm{I}_{\mathrm{L}, \mathrm{PK}}=\mathrm{I}_{\mathrm{O}}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}
$$

So if the inductor value decreases, the peak current (that has to be lower than the current limit of the device) increases. The higher is the inductor value, the higher is the average output current that can be delivered, without reaching the current limit.

In the table below some inductor part numbers are listed.

Table 11. Inductors

| Manufacturer | Series | Inductor value $(\mu \mathbf{H})$ | Saturation current (A) |
| :---: | :---: | :---: | :---: |
| Coilcraft | XPL7030 | 2.2 to 4.7 | 6.8 to 10.5 |
|  | MSS1048 | 2.2 to 6.8 | 4.14 to 6.62 |
|  | MSS1260 | 10 | 5.5 |
| Wurth | WE-HC/HCA | 3.3 to 4.7 | 7 to 11 |
|  | WE-TPC type XLH | 3.6 to 6.2 | 4.5 to 6.4 |
|  | WE-PD type L | 10 | 5.6 |
| Coiltronics | DR74 | 3.3 to 4.7 | 4.3 to 5.4 |
|  | DR125 | 10 | 5.3 |
| BI | HM78-60 | 4.7 to 10 | 5.4 to 6.8 |
| SUMIDA | HM78-60 | 4.7 to 10 | 5.4 to 6.8 |

### 6.3 Output capacitor selection

The current in the capacitor has a triangular waveform (with zero average value) which generates a voltage ripple across it. This ripple is due to the capacitive component and the resistive component (ESR). So the output capacitor has to be selected in order to have a voltage ripple compliant with the application requirements.
The amount of the voltage ripple can be calculated starting from the current ripple obtained by the inductor selection.

$$
\Delta \mathrm{V}_{\mathrm{OUT}}=\mathrm{ESR} \cdot \Delta \mathrm{I}_{\mathrm{MAX}}+\frac{\Delta \mathrm{I}_{\mathrm{MAX}}}{8 \cdot \mathrm{C}_{\mathrm{OUT}} \cdot \mathrm{f}_{\mathrm{SW}}}
$$

Usually the resistive component of the ripple is much higher than the capacitive one, if the output capacitor adopted is not a multi layer ceramic capacitor (MLCC) with very low ESR value.
The output capacitor is important also for loop stability: it fixes the double LC filter pole and the zero due to its ESR. In Chapter 6.4, it will be illustrated how to consider its effect in the system stability.

For example with $\mathrm{V}_{\mathrm{OUT}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \Delta \mathrm{I}_{\mathrm{L}}=0.6 \mathrm{~A}$ (resulting by the inductor value), in order to have a $\Delta \mathrm{V}_{\text {OUT }}=0.01 \cdot \mathrm{~V}_{\text {OUT }}$, if the multi layer capacitor are adopted, $10 \mu \mathrm{~F}$ are needed and the ESR effect on the output voltage ripple can be neglected. In case of not negligible ESR (electrolytic or tantalum capacitors), the capacitor is chosen taking into account its ESR value. So $100 \mu \mathrm{~F}$ with ESR $=40 \mathrm{~m} \Omega$ is compliant with the requested output voltage ripple.

The output capacitor is also important to sustain the output voltage when a load transient with high slew rate is required by the load. When the load transient slew rate exceeds the system bandwidth the output capacitor provides the current to the load. So if the high slew
rate load transient is required by the application the output capacitor and system bandwidth have to be chosen in order to sustain load transient and to have a fast response to the transient.

In the table below some capacitor series are listed.

Table 12. Output capacitors

| Manufacturer | Series | Cap value ( $\mu \mathbf{F}$ ) | Rated voltage (V) | ESR (m $\Omega$ ) |
| :---: | :---: | :---: | :---: | :---: |
| MURATA | GRM32 | 22 to 100 | 6.3 to 25 | $<5$ |
|  | GRM31 | 10 to 47 | 6.3 to 25 | $<5$ |
| PANASONIC | ECJ | 10 to 22 | 6.3 | $<5$ |
|  | EEFCD | 10 to 68 | 6.3 | 15 to 55 |
| SANYO | TPA/B/C | 100 to 470 | 4 to 16 | 40 to 80 |
| TDK | C3225 | 22 to 100 | 6.3 | $<5$ |

### 6.4 Compensation network

The compensation network has to assure stability and good dynamic performance. The loop of the L5981D is based on the voltage mode control. The error amplifier is a voltage operational amplifier with high bandwidth. So selecting the compensation network the E/A will be considered as ideal, that is, its bandwidth is much larger than the system one.

The transfer functions of PWM modulator and the output LC filter are studied. The transfer function PWM modulator, from the error amplifier output (COMP pin) to the OUT pin, results:

$$
\mathrm{G}_{\mathrm{PW} 0}\left(\mathrm{f}_{\mathrm{sw} 0}\right)=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{s}}} \cdot \mathrm{H}\left(\mathrm{f}_{\mathrm{SW} 0}\right)
$$

where $\mathrm{V}_{\mathrm{S}}$ is the sawtooth amplitude and H represent its reliance on the switching frequency. As seen in Chapter 5.2, the voltage feed forward generates a sawtooth amplitude directly proportional to the input voltage, that is:

$$
\mathrm{V}_{\mathrm{S}}\left(\mathrm{f}_{\mathrm{SW} 0}\right)=\mathrm{K} \cdot \mathrm{~V}_{\mathrm{IN}} \cdot \mathrm{H}\left(\mathrm{f}_{\mathrm{SW} 0}\right)
$$

The internal saw tooth is designed in order to have the maximum amplitude at the natural switching frequency of the device.

At $f_{\text {Swo }}=400 \mathrm{kHz}$ the PWM modulator can be written as:

$$
\mathrm{G}_{\mathrm{PW} 0}(400 \mathrm{kHz})=\frac{1}{\mathrm{~K}}=\frac{\mathrm{V}_{\mathrm{IN}}}{\mathrm{~V}_{\mathrm{S}}(400 \mathrm{kHz})}=9
$$

The synchronization of the device with an external clock fed into the SYNCH pin and the adjustment of the switching frequency through the FSW pin modify the gain of the internal saw tooth (see Chapter 5.2).

The PWM modulator gain is a function of the switching frequency:

$$
\mathrm{G}_{\mathrm{PW} 0}\left(\mathrm{f}_{\mathrm{SW}}\right)=\mathrm{G}_{\mathrm{PW} 0}(400 \mathrm{kHz}) \cdot \frac{\mathrm{f}_{\mathrm{SW}}(\mathrm{kHz})}{400}=18 \cdot \frac{\mathrm{f}_{\mathrm{SW}}(\mathrm{kHz})}{400}
$$

The transfer function on the LC filter is given by:

$$
G_{\mathrm{LC}}(\mathrm{~s})=\frac{1+\frac{\mathrm{s}}{2 \pi \cdot f_{\mathrm{zESR}}}}{1+\frac{\mathrm{s}}{2 \pi \cdot \mathrm{Q} \cdot \mathrm{f}_{\mathrm{LC}}}+\left(\frac{\mathrm{s}}{2 \pi \cdot f_{\mathrm{LC}}}\right)^{2}}
$$

where:

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{LC}}=\frac{1}{2 \pi \cdot \sqrt{\mathrm{~L} \cdot \mathrm{C}_{\mathrm{OUT}}} \cdot \sqrt{1+\frac{\mathrm{ESR}}{\mathrm{R}_{\mathrm{OUT}}}}}, \quad \mathrm{f}_{\mathrm{zESR}}=\frac{1}{2 \pi \cdot \mathrm{ESR} \cdot \mathrm{C}_{\mathrm{OUT}}} \\
& \mathrm{Q}=\frac{\sqrt{\mathrm{R}_{\mathrm{OUT}} \cdot \mathrm{~L} \cdot \mathrm{C}_{\mathrm{OUT}} \cdot\left(\mathrm{R}_{\mathrm{OUT}}+\mathrm{ESR}\right)}}{\mathrm{L}+\mathrm{C}_{\mathrm{OUT}} \cdot \mathrm{R}_{\mathrm{OUT}} \cdot \mathrm{ESR}}, \quad R_{\mathrm{OUT}}=\frac{V_{\mathrm{OUT}}}{\mathrm{I}_{\mathrm{OUT}}}
\end{aligned}
$$

Two different kind of networks can compensate the loop depending on the output capacitor.
Type II network is used to compensate the loop with high ESR output capacitors, type III with low ESR output capacitors (MLCC). In the two following paragraph the guidelines to select the Type II and Type III compensation network are illustrated.

### 6.4.1 Type III compensation network

The methodology to stabilize the loop consists of placing two zeros to compensate the effect of the LC double pole, so increasing phase margin; then to place one pole in the origin to minimize the dc error on regulated output voltage; finally to place other poles far away the zero dB frequency.
In Figure 13 the type III compensation network is shown. This network introduces two zeros $\left(\mathrm{f}_{\mathrm{Z} 1}, \mathrm{f}_{\mathrm{Z} 2}\right)$ and three poles ( $\mathrm{f}_{\mathrm{P} 0}, \mathrm{f}_{\mathrm{P} 1}, \mathrm{f}_{\mathrm{P} 2}$ ). They expression are:

$$
\begin{gathered}
f_{Z 1}=\frac{1}{2 \pi \cdot C_{7} \cdot\left(R_{8}+R_{7}\right)}, \quad f_{Z 2}=\frac{1}{2 \pi \cdot R_{5} \cdot C_{5}} \\
f_{P 0}=0, \quad f_{P 1}=\frac{1}{2 \pi \cdot R_{7} \cdot C_{7}}, \quad f_{P 2}=\frac{1}{2 \pi \cdot R_{5} \cdot \frac{C_{5} \cdot C_{6}}{C_{5}+C_{6}}}
\end{gathered}
$$

Figure 13. Type III compensation network


In Figure 14 the Bode diagram of the PWM and LC filter transfer function ( $\mathrm{G}_{\text {PWo }} \cdot \mathrm{G}_{\mathrm{LC}}(\mathrm{f})$ ) and the open loop gain $\left(G_{\text {LOOP }}(f)=G_{\text {PWO }} \cdot G_{\text {LC }}(f) \cdot G_{\text {TYPEIIII }}(f)\right)$ are drawn.

Figure 14. Open loop gain: module bode diagram


The guidelines for positioning the poles and the zeroes and for calculating the component values can be summarized as follow:

1. Choose a value for $R_{1}$, usually between $1 \mathrm{k} \Omega$ and $5 \mathrm{k} \Omega$.
2. Choose a gain $\left(R_{5} / R_{8}\right)$ in order to have the required bandwidth (BW), that means:

$$
\mathrm{R}_{5}=\frac{\mathrm{BW}}{\mathrm{f}_{\mathrm{LC}}} \cdot \frac{1}{\mathrm{~K}} \cdot \mathrm{R}_{8}
$$

where K is the feed forward constant and $1 / \mathrm{K}$ is equals to 18 .
3. Calculate $\mathrm{C}_{5}$ by placing the zero at $50 \%$ of the output filter double pole frequency ( $\mathrm{f}_{\mathrm{LC}}$ ):

$$
\mathrm{C}_{5}=\frac{1}{\pi \cdot \mathrm{R}_{5} \cdot \mathrm{f}_{\mathrm{LC}}}
$$

4. Calculate $\mathrm{C}_{6}$ by placing the second pole at four times the system bandwidth (BW):

$$
\mathrm{C}_{6}=\frac{\mathrm{C}_{5}}{2 \pi \cdot \mathrm{R}_{5} \cdot \mathrm{C}_{5} \cdot 4 \cdot \mathrm{BW}-1}
$$

5. Set also the fist pole at four times the system bandwidth and also the second zero at the output filter double pole:

$$
\mathrm{R}_{7}=\frac{\mathrm{R}_{8}}{\frac{4 \cdot \mathrm{BW}}{\mathrm{f}_{\mathrm{LC}}}-1}, \quad \mathrm{C}_{7}=\frac{1}{2 \pi \cdot \mathrm{R}_{7} \cdot 4 \cdot \mathrm{BW}}
$$

The suggested maximum system bandwidth is equals to the switching frequency divided by $3.5\left(F_{S W} / 3.5\right)$, anyway lower than 120 kHz if the $F_{S W}$ is set higher than 500 kHz .

For example with $\mathrm{V}_{\mathrm{OUT}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=4 \mathrm{~A}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{C}_{\mathrm{OUT}}=47 \mu \mathrm{~F}$, the type III compensation network is:

$$
\mathrm{R}_{8}=4.7 \mathrm{k} \Omega, \quad \mathrm{R}_{6}=4.7 \mathrm{k} \Omega, \quad \mathrm{R}_{7}=56 \Omega, \quad \mathrm{R}_{5}=1.2 \mathrm{~K} \Omega, \quad \mathrm{C}_{7}=10 \mathrm{nF}, \quad \mathrm{C}_{5}=22 \mathrm{nF}, \quad \mathrm{C}_{6}=1 \mathrm{nF}
$$

In Figure 15 is shown the module and phase of the open loop gain. The bandwidth is about 68 kHz and the phase margin is $50^{\circ}$.

Figure 15. Open loop gain bode diagram with ceramic output capacitor


### 6.4.2 Type II compensation network

In Figure 16 the type II network is shown.
Figure 16. Type II compensation network


The singularities of the network are:

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \cdot \mathrm{R}_{5} \cdot \mathrm{C}_{5}}, \quad \mathrm{f}_{\mathrm{P} 0}=0, \quad \mathrm{f}_{\mathrm{P} 1}=\frac{1}{2 \pi \cdot \mathrm{R}_{5} \cdot \frac{\mathrm{C}_{5} \cdot \mathrm{C}_{6}}{\mathrm{C}_{5}+\mathrm{C}_{6}}}
$$

In Figure 17 the bode diagram of the PWM and LC filter transfer function (GPW0 $\cdot G_{L C}(f)$ ) and the open loop gain $\left(G_{\text {LOOP }}(f)=G_{P W O} \cdot G_{\text {LC }}(f) \cdot G_{\text {TYPEII }}(f)\right)$ are drawn.

Figure 17. Open loop gain: module bode diagram


The guidelines for positioning the poles and the zeroes and for calculating the component values can be summarized as follow:

1. Choose a value for $R_{8}$, usually between $1 k$ and $5 k$, in order to have values of $C 5$ and C6 not comparable with parasitic capacitance of the board.
2. Choose a gain $\left(R_{5} / R_{8}\right)$ in order to have the required bandwidth (BW), that means:

$$
R_{5}=\left(\frac{f_{E S R}}{f_{L C}}\right)^{2} \cdot \frac{B W}{f_{E S R}} \cdot \frac{V_{S}}{V_{I N}} \cdot R_{8}
$$

Where $f_{E S R}$ is the ESR zero:

$$
f_{E S R}=\frac{1}{2 \pi \cdot E S R \cdot C_{O U T}}
$$

and Vs is the saw-tooth amplitude. The voltage feed forward keeps the ratio Vs/Vin constant.
3. Calculate $\mathrm{C}_{5}$ by placing the zero one decade below the output filter double pole:

$$
\mathrm{C}_{5}=\frac{10}{2 \pi \cdot \mathrm{R}_{5} \cdot \mathrm{f}_{\mathrm{LC}}}
$$

4. Then calculate $\mathrm{C}_{7}$ in order to place the second pole at four times the system bandwidth (BW):

$$
\mathrm{C}_{7}=\frac{\mathrm{C}_{5}}{2 \pi \cdot \mathrm{R}_{5} \cdot \mathrm{C}_{5} \cdot 4 \cdot \mathrm{BW}-1}
$$

For example with $\mathrm{V}_{\mathrm{OUT}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=4 \mathrm{~A}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{C}_{\mathrm{OUT}}=330 \mu \mathrm{~F}$, $E S R=35 \mathrm{~m} \Omega$, the type II compensation network is:

$$
\mathrm{R}_{8}=4.7 \mathrm{k} \Omega, \quad \mathrm{R}_{6}=4.7 \mathrm{~K} \Omega, \quad \mathrm{R}_{5}=22 \mathrm{k} \Omega, \quad \mathrm{C}_{5}=2.2 \mathrm{nF}, \quad \mathrm{C}_{6}=33 \mathrm{pF}
$$

In Figure 18 is shown the module and phase of the open loop gain. The bandwidth is about 42 kHz and the phase margin is $56^{\circ}$.

Figure 18. Open loop gain bode diagram with high ESR output capacitor


The response of the system to a load transition in terms of output voltage regulation is affected not only by the designed compensation network but it also rely on the selection of the power components (the inductor value, for example, limits the slew rate of the current).

Some measurements of the output regulation during load transient for the examples provided in Chapter 6.8 are provided at the end of this document.

### 6.5 R.M.S. current of the embedded power MOSFETs

The L5981D integrates both the power elements (high side and low side) and so the power dissipation is often the bottleneck for the output current capability (refer to Chapter 6.6 for the estimation of the operating temperature).

Nevertheless, as mentioned in Description on page 6 the device can manage a continuos output current of 4 A in most of the application conditions.

However the rated continuos current is 5 A and the rated RMS current of the power elements is 4.5 A , where:

$$
\begin{gathered}
\mathrm{I}_{\text {RMS HS }}=\mathrm{I}_{\text {LOAD }} \cdot \sqrt{\mathrm{D}} \\
\mathrm{I}_{\text {RMS LS }}=\mathrm{I}_{\text {LOAD }} \cdot \sqrt{1-\mathrm{D}}
\end{gathered}
$$

and the duty cycle D :

$$
D=\frac{V_{O U T}+\left(R_{\text {DS ONLS }}+D C R\right) \cdot I_{\text {LOAD }}}{V_{I_{N}}+\left(R_{\text {DS ON LS }}-R_{\text {DS ON HS }}\right) \cdot I_{\text {LOAD }}}
$$

Fixing the limit of 4.5 A for $\mathrm{I}_{\text {RMS HS }}$ and $\mathrm{I}_{\text {RMS }}$ LS the maximum output current can be derived, as illustrated in Figure 19..

Figure 19. Maximum continuos output current vs. duty cycle


### 6.6 Thermal considerations

The thermal design is important to prevent the thermal shutdown of the device if the junction temperature goes above $150^{\circ} \mathrm{C}$. The three different sources of losses within the device are:
a) conduction losses due to the not negligible $R_{\text {DSON }}$ of the power switch; these are equal to:

$$
\mathrm{P}_{\mathrm{ON}}=\mathrm{R}_{\mathrm{DSON} \text { _HS }} \cdot\left(\mathrm{I}_{\mathrm{OUT}}\right)^{2} \cdot \mathrm{D}+\mathrm{R}_{\mathrm{DSON} \_L S} \cdot\left(\mathrm{I}_{\mathrm{OUT}}\right)^{2} \cdot(1-\mathrm{D})
$$

Where $D$ is the duty cycle of the application. Note that the duty cycle is theoretically given by the ratio between $\mathrm{V}_{\mathrm{OUT}}$ an $\mathrm{V}_{\mathrm{IN}}$, but actually it is quite higher to compensate the losses of the regulator. So the conduction losses increases compared with the ideal case.
b) switching losses due to power MOSFET turn ON and OFF; these can be calculated as:

$$
P_{S W}=V_{I N} \cdot I_{\text {OUT }} \cdot \frac{\left(T_{\text {RISE }}+T_{\text {FALL }}\right)}{2} \cdot F s W=V_{I N} \cdot I_{\text {OUT }} \cdot T_{S W} \cdot F_{S W}
$$

Where $T_{\text {RISE }}$ and $T_{\text {FALL }}$ represent the switching times of the power element that cause the switching losses when driving an inductive load (see Figure 20). $\mathrm{T}_{\text {SW }}$ is the equivalent switching time.

Figure 20. Switching losses

c) Quiescent current losses, calculated as:

$$
P_{Q}=V_{I N} \cdot I_{Q}
$$

where $I_{Q}$ is the quiescent current.

The junction temperature $T_{J}$ can be calculated as:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\operatorname{Rth}_{\mathrm{JA}} \cdot \mathrm{P}_{\mathrm{TOT}}
$$

Where $T_{A}$ is the ambient temperature and $\mathrm{P}_{\text {TOT }}$ is the sum of the power losses just seen.
$R_{\text {thJA }}$ is the equivalent static thermal resistance junction to ambient of the device; it can be calculated as the parallel of many paths of heat conduction from the junction to the ambient. For this device the path through the exposed pad is the one conducting the largest amount of heat. The static Rth ${ }_{J A}$ measured on the application is about $40^{\circ} / \mathrm{W}$.
The thermal impedance of the system, considered as the device in HTSSOP16 package soldered on the application board, takes on an important rule when the maximum output power is limited by the static thermal performance and not by the electrical performance of the device. Therefore the embedded power elements could manage an higher current but the system is already taking away the maximum power generated by the internal losses.

In case the output power increases the thermal shutdown will be triggered because the junction temperature triggers the designed thermal shutdown threshold.

The $R_{T H}$ is a static parameter of the package: it sets the maximum power loss which can be generated from the system given the operation conditions.

If we suppose, as an example, $\mathrm{T}_{\mathrm{A}}=40^{\circ} \mathrm{C}, 140^{\circ} \mathrm{C}$ is the maximum operating temperature before triggering the thermal shutdown and $\mathrm{R}_{\mathrm{TH}}=40^{\circ} \mathrm{C} / \mathrm{W}$ so the maximum power loss achievable with the thermal performance of the system will be:

$$
\mathrm{P}_{\mathrm{MAX} \mathrm{DC}}=\frac{\Delta \mathrm{T}}{\mathrm{R}_{\mathrm{TH}}}=\frac{\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{AMB}}}{\mathrm{R}_{\mathrm{TH}}}=\frac{100}{40}=2.5 \mathrm{~W}
$$

The switching, conduction and quiescent losses in case of $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.2 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=$ 400 kHz are plotted in Figure 21. The calculations are performed considering the typical $R_{D S(o n)}$ of the power element for a junction temperature of $125^{\circ} \mathrm{C}\left(R_{D S \_O N ~} H S=120 \mathrm{~m} \Omega\right.$, $R_{\text {DS_ON LS }}=83 \mathrm{~m} \Omega$; see Maximum ratings on page 8 for details).

Figure 21. Estimation of the internal power losses $\left(\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.2 \mathrm{~V}\right.$, $\mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$ )


The red trace represents the maximum power which can be taken away as calculated above, whilst the purple trace is the total internal losses.

As a consequence, given these operating conditions, the system can manage a continuos output current up to 4.2 A. The device could deliver a continuos output current up to 5 A to the load (see Chapter 6.5), however the maximum power loss of 2.5 W is reached with an output current of 4.2 A , so the maximum output power is derated.
The calculation of the internal power losses must be done for each specific operating condition given by the final application.

For example, the result showed in Figure 21. is not valid in case the $\mathrm{V}_{\text {IN }}$ is equal to 5 V instead of 12 V : the lower contribution of the switching losses, which are proportional to the input voltage, increases the maximum output current from 4.2 A to 4.5 A (see Figure 22.).

Figure 22. Estimation of the internal power losses $\left(\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.2 \mathrm{~V}\right.$, $\mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$ )
Vin $5 \mathrm{v}, \mathrm{Vout}=1.2 \mathrm{v}, \mathrm{fsw}=400 \mathrm{kHz}$

In applications where the current to the output is pulsed, the thermal impedance should be considered instead of the thermal resistance. Also, in these conditions, the current limitations described in Chapter 6.5 are no more valid since they are related to continuos output current delivery.

The thermal impedance of the system could be much lower than the thermal resistance, which is a static parameter. As a consequence the maximum power losses can be higher than 2.5 W if a pulsed output power is requested from the load:

$$
P_{M A X}(t)=\frac{\Delta T}{Z_{T H}(t)}=\frac{T_{J M A X}-T_{A M B}}{Z_{T H}(t)}
$$

So, depending on the pulse duration and its frequency, the maximum output current (even more than 5 A) can be delivered to the load.

The characterization of the thermal impedance is strictly dependent on the layout of the board. In Figure 23. the measurement of the thermal impedance of the evaluation board of the L5988D is provided.

Figure 23. Measurement of the thermal impedance of the evaluation board


As it can be see, for example, for load pulses with duration of 1 second, the actual thermal impedance is lower than $20^{\circ} \mathrm{C} / \mathrm{W}$. This means that, for short pulses, a current higher that 5 A (provided the current limitation is set correctly) can be managed.

### 6.7 Layout considerations

The PC board layout of switching DC/DC regulator is very important to minimize the noise injected in high impedance nodes and interferences generated by the high switching current loops. The L5981D is a monolithic device so most of the critical path are designed internally minimizing the potential issues introduced by the board layout.

In the operation of a step down converter two high current loops become evident and critical. The conduction of the high side switch highlight a current loop composed by the input capacitor, the inductor and the output capacitor whilst during the conduction of the low side switch the current flows from the power ground to the inductor and again the output capacitor.

The first consideration is to keep the trace of the switching node as short as possible to reduce radiated emission.

The bandwidth of the external power supply is limited if compared to the switching frequency of the device so the power supply delivers a certain RMS current in the switching period. As a consequence the input filter substains the input voltage during the conduction time of the

HS switch delivering an impulsive extra current equal to $I_{\text {LOAD }}+I_{\text {RIPPLE }}-I_{\text {IN RMS }}$ and it is recharged during the conduction time of the low side by the external power supply.
The golden rule is to reduce as much as possible the stray inductance of the path related to the capacitor and $\mathrm{V}_{\text {IN }}$ to reduce injected noise: the suggested layout (see Figure 24 and Figure 25) solves this matter placing the input filter just above the package of the device to minimize noise. This placement offers the best filtering for the device and minimize the noise injected by the pulsing current path. The additional stray inductance introduced in the path from the switching node and the external inductor is not critical for the operation of the device.

The pin 4 of the L5988D supplies most of the analog circuitry and MOSFET drivers so an RMS current of few mA flows in its trace. A decoupling path between the power and signal input reduces the issues induced by the switching noise: an RC network is helpful to filter the signal supply from the noise generated by the switching activity and it becomes effective when its time constant is bigger than two or three switching cycles. The pin 4 supplies the drivers of the embedded MOSFET so the R value has to be kept limited to avoid voltage spikes during the operation of the embedded driver (the maximum value is in the order of few ohms).

The inductor current flows from power GND to the output capacitor during the conduction time of the LS switch: the power ground plane and the signal ground are kept partitioned in the PCB layout to minimize the injected noise on the signal ground. They are connected together below the ground of the output capacitor which is the less noisy power component.

The connection of the external resistor divider to the feedback pin (FB) is an high impedance node, so the interferences can be minimized placing the routing of feedback node as far as possible from the high current paths. To reduce the pick up noise the resistor divider has to be placed very close to the device.
Thanks to the exposed pad of the device, the ground plane helps to reduce the thermal resistance junction to ambient; so a large ground plane enhances the thermal performance of the converter allowing high power conversion.

Figure 24. Top board layout


Figure 25. Bottom board layout


### 6.8 Application circuit

In Figure 26 is shown the demonstration board application circuit working.
The operating switching frequency is 400 kHz . The designed system bandwidth is 68 kHz with a the phase margin of $50^{\circ}$. The peak current limitation is set 5.2 A , the valley current limitation 5.8 A in order to deliver up to 4 A DC to the load.

Figure 26. Demonstration board application circuit (fsw $\mathbf{( 5 0 0} \mathbf{~ k H z}$ )


Table 13. Component list application circuit ( $\mathrm{f}_{\mathrm{SW}}=\mathbf{4 0 0} \mathbf{~ k H z}$ )

| Reference | Part number | Description | Manufacturer |
| :---: | :---: | :---: | :---: |
| C1 | GRM32ER61E226KE15 | Chip capacitor $22 \mu \mathrm{~F} 25 \mathrm{~V}$ | Murata |
| C10 | GRM188R71E105KA12 | Chip capacitor $1 \mu \mathrm{~F} 25 \mathrm{~V}$ | Murata |
| C2A | GRM32ER61C476KE15 | Chip capacitor $47 \mu \mathrm{~F} 16 \mathrm{~V}$ |  |
| C8 |  | Chip capacitor $1 \mu \mathrm{~F}$ |  |
| C3 |  | Chip capacitor 330 nF |  |
| C5 |  | Chip capacitor 22 nF |  |
| C6 |  | Chip capacitor 1 nF |  |
| C7 |  | Chip capacitor 10 nF |  |
| L1 | 744311470 | Inductor $4.7 \mu \mathrm{H}$ | Wurth elektronik |
| R1 |  | Chip resistor $12 \mathrm{k} \Omega \pm 1 \%$ |  |
| R2 |  | Chip resistor $3.3 \mathrm{k} \Omega \pm 1 \%$ |  |
| R3 |  | Chip resistor $1.2 \mathrm{k} \Omega \pm 1 \%$ |  |
| R5 |  | Chip resistor $4.7 \mathrm{k} \Omega \pm 1 \%$ |  |
| R6 |  | Chip resistor $4.7 \mathrm{k} \Omega \pm 1 \%$ |  |
| R8 |  | Chip resistor $5.6 \mathrm{R} \pm 1 \%$ |  |
| R12 |  | I.C. L5988D | STMicroelectronics |
| U1 |  |  |  |

In Figure 27. is shown an additional application example where the L5981D operates at a switching of 600 kHz . The designed system bandwidth is 73 kHz with a the phase margin of $51^{\circ}$. The peak current limitation is set 5.2 A, the valley current limitation 5.8 A in order to deliver up to 4 A DC to the load.

Figure 27. Demonstration board application circuit (f ${ }_{\mathbf{S W}}=600 \mathrm{kHz}$ )


Table 14. Component list application circuit ( $\mathrm{f}_{\mathrm{SW}}=\mathbf{6 0 0} \mathbf{~ k H z}$ )

| Reference | Part number | Description | Manufacturer |
| :---: | :---: | :---: | :---: |
| C1 | GRM32ER61E226KE15 | Chip capacitor $22 \mu \mathrm{~F} 25 \mathrm{~V}$ | Murata |
| C10 | GRM188R71E105KA12 | Chip capacitor $1 \mu \mathrm{~F} 25 \mathrm{~V}$ | Murata |
| C2A | GRM32ER61C476KE15 | Chip capacitor $47 \mu \mathrm{~F} 16 \mathrm{~V}$ |  |
| C8 |  | Chip capacitor $2.2 \mu \mathrm{~F}$ |  |
| C3 |  | Chip capacitor 330 nF |  |
| C5 |  | Chip capacitor 22 nF |  |
| C6 |  | Chip capacitor 1 nF |  |
| C7 |  | Chip capacitor 10 nF |  |
| L1 | 744311330 | Inductor $3.3 \mu \mathrm{H}$ | Wurth elektronik |
| R1 |  | Chip resistor $12 \mathrm{k} \Omega \pm 1 \%$ |  |
| R2 |  | Chip resistor $3.3 \mathrm{k} \Omega \pm 1 \%$ |  |
| R3 |  | Chip resistor $82 \mathrm{k} \Omega \pm 1 \%$ |  |
| R4 |  | Chip resistor $560 \Omega \pm 1 \%$ |  |
| R5 |  | Chip resistor $1.1 \mathrm{k} \Omega \pm 1 \%$ |  |
| R6 |  | Chip resistor $4.99 \mathrm{k} \Omega \pm 1 \%$ |  |
| R8 |  | Chip resistor $5.6 \Omega \pm 1 \%$ |  |
| R12 |  | I.C. L5988D | STMicroelectronics |
| U1 |  |  |  |

## $7 \quad$ Typical characteristics

Figure 28. Junction temperature vs. $\mathrm{f}_{\mathrm{SW}}$ at $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$


Figure 30. Junction temperature vs. $\mathrm{f}_{\mathrm{SW}}$ at $\mathrm{V}_{\text {IN }}=3.3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.2 \mathrm{~V}$


Figure 29. Junction temperature vs. $\mathrm{f}_{\mathbf{S W}}$ at $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.3 \mathrm{~V}$


Figure 31. Junction temperature vs. $\mathrm{V}_{\text {OUT }}$ at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$

Figure 32. Junction temperature vs. $\mathrm{V}_{\text {OUT }}$ at $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$


Figure 33. Junction temperature vs. $\mathrm{V}_{\text {OUT }}$ at $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$


Figure 34. Efficiency vs. output current at $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=400 \mathrm{kHz}$


Figure 35. Efficiency vs. output current at $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{f}_{\mathrm{SW}}=250 \mathrm{kHz}$


Figure 36. Efficiency vs. output current


Figure 37. Load regulation


Figure 38. Line regulation


Figure 39. Load transient from 0 to 3 A


Figure 40. Soft-start


## 8 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK ${ }^{\circledR}$ is an ST trademark.

Table 15. HTSSOP16 mechanical data

| Dim. | (mm) |  |  |
| :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. |
| A |  |  | 1.20 |
| A1 |  |  | 0.15 |
| A2 | 0.80 | 1.00 | 1.05 |
| b | 0.19 |  | 0.30 |
| c | 0.09 | 5.00 | 0.20 |
| D | 4.90 | 3 | 5.10 |
| D1 | 2.8 | 6.40 | 3.2 |
| E | 4.30 | 3.40 | 6.60 |
| E1 | 2.8 | 0.65 | 4.50 |
| E2 |  | 0.60 | 3.2 |
| e | 0.45 | 1.00 | 0.75 |
| L |  |  | 8.00 |
| L1 | 0.00 |  | 0.10 |
| k |  |  |  |
| aaa |  |  |  |

Figure 41. HTSSOP16 mechanical drawing


## $9 \quad$ Order codes

Table 16. Order codes

| Order codes | Package | Packaging |
| :---: | :---: | :---: |
| L5988D | VFQFPN8 | Tube |
| L5988DTR |  | tape and reel |

## 10 Revision history

Table 17. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 20-Jan-2009 | 1 | Initial release |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

